# Benjamin Carrion Schaefer #### **EDUCATION** | MBA, McGill University, Canada | 2008 - 2010 | |------------------------------------------------------------------------|-------------| | Ph.D., Reconfigurable Computing, The University of Birmingham, UK | 1999 - 2003 | | M.Sc., Microelectronics, Birmingham City University, UK | 1998 - 1999 | | B.Eng., Electronic Engineering, Universidad Politecnica, Madrid, Spain | 1993 - 1997 | #### EMPLOYMENT HISTORY | Assistant Dean Graduate Student Success, School of Engineering, UTD | 2023 - present | |----------------------------------------------------------------------|----------------| | Associate Professor, ECE dept., The University of Texas at Dallas | 2022 - present | | Assistant Professor, ECE dept., The University of Texas at Dallas | 2016 - 2022 | | Assistant Professor, EIE dept., The Hong Kong Polytechnic University | 2012 - 2016 | | Researcher, NEC Corp. Central R&D Laboratories, Japan | 2007 - 2012 | | Postdoc, Seoul National University, Korea | 2005 - 2007 | | Postdoc, University of California Los Angeles, USA | 2003 - 2004 | #### RESEARCH INTERESTS Reconfigurable Computing, FPGAs, Electronic Design Automation (EDA), High-Level Synthesis (HLS), Hardware Security, Low-power design, Approximate Computing. #### HONORS AND OTHER RECOGNITIONS Winner of faculty 3 minute talk (f3mt) UT Dallas Jonsson School of Engineering, 2024 MVP Career Service Faculty Award UT Dallas Jonsson School of Engineering, 2023 UT Dallas Erik Jonsson School of Engineering dean's fellow, 2022-2023 32<sup>nd</sup> Great Lakes Symposium on VLSI (GLSVLSI) best paper award, 2022 UT Dallas Erik Jonsson School of Engineering & Computer Science best teacher award, 2022 34<sup>th</sup> Int'l Conference on VLSI Design (VLSID) Naresh Malipeddy honorable mention award, 2021 Best program committee member in GLSVLSI symposium, 2018 Hack at DAC competition, third place, 2017 Brain Korean 21 (BK21) scholarship, Seoul, Korea, 2005 Interdisciplinary Research Fund scholarship, University of Birmingham, UK, 1999 M.Sc. Birmingham City University, UK, awarded with distinction, 1999 GFTN Gesellschaft zur Förderung technischen Nachwuchses, Darmstadt, Germany, 1998 #### SCHOLARLY AND PROFESSIONAL SERVICE ACTIVITIES | Service within the University | | |-----------------------------------------------------------------|-------------| | Member, Search Committee | 2024 - 2025 | | Member, Search Committee | 2023 - 2024 | | Member, University Committee on Student Technology Requirements | 2022 - 2023 | | Member, Search Committee | 2022 - 2023 | | Member, CE Graduate Committee | 2020 - 2021 | | Member, University Library Committee | 2020 - 2021 | | Member, CE Graduate Committee | 2019 - 2020 | | Member, University Library Committee | 2019 - 2020 | | Member, Undergraduate Teaching Committee 2018 - | | |------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Member, Search Committee 2018 - | | | Member, Search Committee 2017 - | | | Member, Undergraduate Teaching Committee 2016 - | 2017 | | Journal Editorial Activities | | | Associate Editor, IEEE Transaction on Sustainable Computing 2022-pr | esent | | Associate Editor, Integration, The VLSI Journal (Elsevier) 2014 - | 2022 | | Conference Organization and Executive Committee | | | General Chair, IEEE International Conference on Computer Design (ICCD) | 2025 | | TPC Chair, IEEE International Conference on Computer Design (ICCD) | 2023 $2024$ | | Frack Chair, IEEE Design Automation and Test Europe (DATE) | 2024 $2025$ | | General Chair, IEEE Dallas Circuits and Systems Conference (DCAS) | 2024 | | Frack Chair, ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC) | 2024 | | Frack Chair (EDA), IEEE International Conference on Computer Design (ICCD) | 2023 | | Fechnical Program co-Chair, IEEE Dallas Circuits and Systems Conference (DCAS) | 2023 | | Frack Chair (EDA), IEEE International Conference on Computer Design (ICCD) | 2022 | | Workshop co-chair, 7th Workshop on Approximate Computing (AxC22) | 2022 | | Special Sessions Chair, IEEE Dallas Circuits and Systems Conference (DCAS) | 2022 | | Track co-Chair, ACM/IEEE International Conference on CAD (ICCAD) | 2021 | | Track Chair, ACM/IEEE Design Automation Conference (DAC) | 2021 | | Track Chair, ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2021 | | Track Chair, ACM/IEEE Design Automation Conference (DAC) | 2020 | | Track Chair, ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2020 | | Frack Chair, ACM/IEEE Design Automation Conference (DAC) | 2019 | | Frack Chair, ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2019 | | Local Arrangement Chair, IEEE Midwest Symposium on Circuits and Systems (MWSCAS) | 2019 | | Conference Chair, ESLsyn conference | 2014 | | Member of the Technical Program Committee | | | EEEE Conference on Field Programmable Gate Arrays (FPL) | 2025 | | EEE International Symposium on Field-Programmable Custom Computing Machines (FCCM) | 2025 | | IEEE Design Automation Conference (DAC) | 2025 | | EEE International Symposium on Field-Programmable Custom Computing Machines (FCCM) | 2024 | | EEE Design Automation and Test Europe (DATE) | 2024 | | ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2023 | | ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC) | 2023 | | ACM/IEEE International Conference on Computer Aided Design (ICCAD)(student competition) | | | IEEE Conference on Field Programmable Gate Arrays (FPL) | 2022 | | IEEE Application-Specific Systems, Architectures and Processors (ASAP) | 2022 | | ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC) | 2022 | | IEEE International Conference on Computer Design (ICCD) | 2021 | | EEE Transaction on Computers. TPC for special issue on Compiler Optimizations for FPGAs ACM/IEEE International Conference on Computer Aided Design (ICCAD) | 2021<br>2021 | | EEE Application-Specific Systems, Architectures and Processors (ASAP) | 2021 | | ACM/IEEE Design Automation Conference (DAC) | 2021 | | EEE Design Automation and Test Europe (DATE) | 2021 | | EEE Conference on Field Programmable Gate Arrays (FPL) | 2021 | | ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2021 | | ACM/IEEE International Conference on Computer Aided Design (ICCAD) | 2020 | | EEE Application-Specific Systems, Architectures and Processors (ASAP) | 2020 | | ACM/IEEE Design Automation Conference (DAC) | 2020 | | | | | IEEE Design Automation and Test Europe (DATE) | 2020 | |------------------------------------------------------------------------------------|---------------------| | IEEE Conference on Field Programmable Gate Arrays (FPL) | 2020 | | ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2020 | | ACM/IEEE International Conference on Computer Aided Design (ICCAD) | 2019 | | IEEE Application-Specific Systems, Architectures and Processors (ASAP) | 2019 | | ACM/IEEE Design Automation Conference (DAC) | 2019 | | ACM/IEEE Design Automation and Test Europe (DATE) | 2019 | | IEEE Conference on Field Programmable Gate Arrays (FPL) | 2019 | | ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2019 | | IEEE Conference on Field Programmable Gate Arrays (FPL) | 2018 | | ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2018 | | ACM/IEEE Design Automation Conference (DAC) | 2018 | | IEEE Conference on Field Programmable Gate Arrays (FPL) | 2018 | | ACM Great Lakes Symposium on VLSI (GLSVLSI) | 2018 | | ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC) | 2017 | | IEEE Conference on Field Programmable Gate Arrays (FPL) | 2017 | | ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC) | 2016 | | Electronic System Level Synthesis Conference (ESLSyn) | 2015 | | ACM/IEEE Asia and South Pacific Design Automation Conference (ASP-DAC) | 2015 | | Electronic System Level Synthesis Conference (ESLSyn) | 2014 | | Electronic System Level Synthesis Conference (ESLSyn) | 2013 | | NSF Proposal Reviewer | | | NSF Reviewer | 2025 | | NSF Reviewer | 2024 | | NSF Reviewer | 2022 | | NSF Reviewer | 2021 | | NSF Reviewer | 2021 | | NSF Reviewer | 2019 | | External PhD Reviewer | | | City University, HKSAR | 2024 | | Columbia University, USA | 2024 $2022$ | | Universidad Politecnica de Madrid, Spain | 2022 $2021$ | | Universidad Politecnica de Madrid, Spain Universidad Politecnica de Madrid, Spain | $\frac{2021}{2020}$ | | Visvesvaraya Technological University (VTU), India | 2020 | | visvosvaraya recimological emiversity (v rej, maia | 2010 | #### ACHIEVEMENTS IN ORIGINAL INVESTIGATION Total: 145 Publications (40 Journals, 101 Conferences, 1 Book and 3 Book chapters) <u>First author</u>: 36 Publications (17 Journals, 17 Conferences, 1 Book and 1 Book chapter) #### **Journals** - [J40] Tejinder Kaur, Jose Luis Olvera-Cervantes, **B. Carrion Schafer** and Alonso Corona-Chavez. "Identification of lyophilized avocado powder adulteration using the cavity perturbation technique at microwave frequencies". In: *Journal of Microwave Power and Electromagnetic Energy* 0.0 (2024), pp. 1–14. - [J39] Qilin Si and **B. Carrion Schafer**. "MOSAIC: Maximizing ResOurce Sharing in Behavioral Application SpecIfic ProCessors". In: *Elsevier Microprocessors and Microsystems (MICPRO)* 65 (2024), pp. 1–10. - [J38] Md. Imtiaz Rashid and B. Carrion Schafer. "Robust and Efficient RTL to C Compiler Optimized for High-Level Synthesis". In: IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 42.11 (Nov. 2024), pp. 1–9. - [J37] T. Kaur, A. Gamez, J.L. Olvera, **B. Carrion Schaefer**, and A. Corona-Chavez. "I-TAINTED: Identification of Turmeric Adulteration using the Cavity Perturbation Technique and Technology optimized Machine Learning". In: *IEEE Access* (2023), pp. 1–11. - [J36] Md. Imtiaz Rashid and **B. Carrion Schafer**. "Fast and Inexpensive High-Level Synthesis Design Space Exploration: Machine Learning to the Rescue". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* 42.11 (Nov. 2023), pp. 3939–3950. - [J35] Q. Si, P. Chowdhury, R. Sreekumar, and **B. Carrion Schafer**. "Application Specific Approximate Behavioral Processor". In: *IEEE Transactions on Sustainable Computing* (2022), pp. 1–15. - [J34] P. Goswami, **B. Carrion Schafer** and D. Bhatia. "Machine Learning Based Fast and Accurate High Level Synthesis Design Space Exploration: From Graph to Synthesis". In: *Integration* 88 (2022), pp. 116–124. - [J33] Z. Wang and **B. Carrion Schafer**. "Learning from the Past: Efficient High-Level Synthesis Design Space Exploration for FPGAs". In: *ACM TODAES* 27.4 (July 2022), pp. 1–23. - [J32] Z. Wang, F. Lau, and **B. Carrion Schafer**. "SSSL: Secure Search Space Locking of Behavioral IPs". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (2021), pp. 1–10. - [J31] Q. Si, S. Shetty, and **B. Carrion Schafer**. "Building Complete Heterogeneous Systems-on-Chip in C: From Hardware Accelerators to CPUs". In: *MDPI Electronics* (2021), pp. 1–15. - [J30] P. Chowdhury and **B. Carrion Schafer**. "Leveraging Automatic High-Level Synthesis Resource Sharing to maximize Dynamical Voltage Overscaling with Error Control". In: *ACM TODAES* (Sept. 2021), pp. 1–13. - [J29] A. Yadav, S. Xu, B. Carrion Schafer, and A. Davoudi. "Hardware-assisted Simulation of Voltage-behind-reactance Models of Electric Machines on FPGA". In: *IEEE Transactions on Energy Conversion* (2020), pp. 1–10. - [J28] S. Liu, F. Lau, and **B. Carrion Schafer**. "Predictive Compositional Method to Design and Reoptimize Complex Behavioral Dataflows". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (2020), pp. 1–12. - [J27] **B. Carrion Schafer** and Z. Wang. "High-Level Synthesis Design Space Exploration: Past, Present and Future". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (2020), pp. 1–12. - [J26] Siyuan Xu, Shuangnan Liu, Yidi Liu, Anushree Mahapatra, Mónica Villaverde, Felix Moreno, and B. Carrion Schafer. "Design space exploration of heterogeneous MPSoCs with variable number of hardware accelerators". In: *Microprocessors and Microsystems* 65 (2019), pp. 169–179. - [J25] S. Xu and **B. Carrion Schafer**. "Toward Self-Tunable Approximate Computing". In: *IEEE Transactions on Very Large Scale Integration (VLSI) Systems* 27.4 (Apr. 2019), pp. 778–789. - [J24] David Aledo, **B. Carrion Schafer**, and Felix Moreno. "VHDL vs. SystemC: Design of Highly Parameterizable Artificial Neural Networks". In: *IEICE Transactions on Information and Systems* E102.D.3 (2019), pp. 512–521. - [J23] A. Mahapatra and **B. Carrion Schafer**. "VeriIntel2C: Abstracting RTL to C to maximize High-Level Synthesis Design Space Exploration". In: *Integration* 64 (2019), pp. 1–12. - [J22] John N. Randall, James H. G. Owen, Joseph Lake, Rahul Saini, Ehud Fuchs, Mohammad Mahdavi, S. O. Reza Moheimani, and **B. Carrion Schafer**. "Highly parallel scanning tunneling microscope based hydrogen depassivation lithography". In: *Journal of Vacuum Science & Technology B* 36.6 (2018), 06JL05. - [J21] Anushree Mahapatra, Yidi Liu, and **B. Carrion Schafer**. "Accelerating cycle-accurate system-level simulations through behavioral templates". In: *Integration* 62 (2018), pp. 282–291. - [J20] S. Xu and **B. Carrion Schafer**. "Exposing Approximate Computing Optimizations at Different Levels: From Behavioral to Gate-Level". In: *IEEE Transactions on Very Large Scale Integration (VLSI) Systems* 25.11 (Nov. 2017), pp. 3077–3088. - [J19] N. Veeranna and B. Carrion Schafer. "S3CBench: Synthesizable Security SystemC Benchmarks for High-Level Synthesis". In: J. Hardware and Systems Security 1.2 (2017), pp. 103–113. - [J18] N. Veeranna and **B. Carrion Schafer**. "Trust Filter: Runtime Hardware Trojan Detection in Behavioral MPSoCs". In: *J. Hardware and Systems Security* 1.1 (2017), pp. 56–67. - [J17] **B. Carrion Schafer**. "Parallel High-Level Synthesis Design Space Exploration for Behavioral IPs of Exact Latencies". In: *ACM Trans. Des. Autom. Electron. Syst.* 22.4 (May 2017). - [J16] B. Carrion Schafer. "Enabling High-Level Synthesis Resource Sharing Design Space Exploration in FPGAs Through Automatic Internal Bitwidth Adjustments". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* 36.1 (Jan. 2017), pp. 97–105. - [J15] N. Veeranna and **B. Carrion Schafer**. "Hardware Trojan Detection in Behavioral Intellectual Properties (IP's) Using Property Checking Techniques". In: *IEEE Transactions on Emerging Topics in Computing* 5.4 (Oct. 2017), pp. 576–585. - [J14] **B. Carrion Schafer**. "Probabilistic Multi-knob High-Level Synthesis Design Space Exploration Acceleration". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* 35.3 (Mar. 2016), pp. 394–406. - [J13] **B. Carrion Schafer**. "Tunable Multiprocess Mapping on Coarse-Grain Reconfigurable Architectures With Dynamic Frequency Control". In: *IEEE Transactions on Very Large Scale Integration (VLSI) Systems* 24.1 (Jan. 2016), pp. 324–328. - [J12] **B. Carrion Schafer**. "Source Code Error Detection in High-Level Synthesis Functional Verification". In: *IEEE Transactions on Very Large Scale Integration (VLSI) Systems* 24.1 (Jan. 2016), pp. 301–312. - [J11] **B. Carrion Schafer**. "Hierarchical High-Level Synthesis Design Space Exploration with Incremental Exploration Support". In: *IEEE Embedded Systems Letters* 7.2 (June 2015), pp. 51–54. - [J10] **B. Carrion Schafer** and A. Mahapatra. "S2CBench: Synthesizable SystemC Benchmark Suite for High-Level Synthesis". In: *IEEE Embedded Systems Letters* 6.3 (Sept. 2014), pp. 53–56. - [J9] **B. Carrion Schafer** and K. Wakabayashi. "Machine learning predictive modelling high-level synthesis design space exploration". In: *IET Computers Digital Techniques* 6.3 (May 2012), pp. 153–159. - [J8] **B. Carrion Schafer** and K. Wakabayashi. "Divide and Conquer High-level Synthesis Design Space Exploration". In: *ACM TODAES* 17.3 (July 2012), 29:1–29:19. - [J7] B. Carrion Schafer and K. Wakabayashi. "Precision tunable RTL macro-modelling cycle-accurate power estimation". In: IET Computers Digital Techniques 5.2 (Mar. 2011), pp. 95–103. - [J6] Benjamin Carrion Schafer and Majid Sarrafzadeh. "Semi-Automatic Control Unit Generation of Complex VLSI Designs". In: IPSJ Transactions on System LSI Design Methodology 5.4 (2010), pp. 234–243. - [J5] **Benjamin Carrion Schafer**, Yusuke Iguchi, Wataru Takahashi, Shingo Nagatani, and Kazutoshi Wakabayashi. "Fixed Point Data Type Modeling for High Level Synthesis". In: *IEICE Transactions on Electronics* E93.C.3 (2010), pp. 361–368. - [J4] **B. Carrion Schafer** and K. Wakabayashi. "Design Space Exploration Acceleration Through Operation Clustering". In: *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* 29.1 (Jan. 2010), pp. 153–157. - [J3] **B. Carrion Schafer** and T. Kim. "Autonomous temperature control technique in VLSI circuits through logic replication". In: *IET Computers Digital Techniques* 3.1 (Jan. 2009), pp. 62–71. - [J2] B. Carrion Schafer and T. Kim. "Hotspots Elimination and Temperature Flattening in VLSI Circuits". In: *IEEE Transactions on Very Large Scale Integration (VLSI) Systems* 16.11 (Nov. 2008), pp. 1475–1487. - [J1] **B. Carrion Schafer**, Steven F. Quigley, and Andrew H.C. Chan. "Acceleration of the Discrete Element Method (DEM) on a reconfigurable co-processor". In: *Computers and Structures* 82.20 (2004), pp. 1707–1718. ## Conference Papers - [C101] C.G. Sathe, A. Fowler, C. Sechen, B. Carrion Schafer, Y. Makris, M. Zaman and R. Narumi. "hat to Redact? Guideliens for Cost-Effective Hardware Intellectual Propoerty Protection". In: GOMACTech. 2024, pp. 1–4. - [C100] B. Parchamdar and B. Carrion Schafer. "ADVISOR: Approximate Computing-frienDly High-LeVel Synthesis DesIgn Space ExplORer". In: ACM/IEEE Design Automation Conference (DAC). June 2025, pp. 1–6. - [C99] M. Imtiaz Rashid and B. Carrion Schafer. "Making Legacy Hardware Robust against Side Channel Attacks via High-Level Synthesis". In: Asia and South Pacific Design Automation (ASP-DAC). Jan. 2025, pp. 1–6. - [C98] C.G. Sathe, Y. Makris, and **B. Carrion Schafer**. "Efficient and Secure Cloud-based Split Logic Synthesis". In: *Asia and South Pacific Design Automation (ASP-DAC)*. Jan. 2025, pp. 1–6. - [C97] Q. Si and **B. Carrion Schafer**. "HAMMER: Hardware-aware Runtime Program Execution Acceleration through runtime reconfigurable CGRAs". In: *Asia and South Pacific Design Automation (ASP-DAC)*. Jan. 2025, pp. 1–6. - [C96] M. Imtiaz Rashid and B. Carrion Schafer. "VeriPy: A Python-Powered Framework for Parsing Verilog HDL and High-Level Behavioral Analysis of Hardware". In: *IEEE Dallas Circuits and Systems (DCAS)*. Apr. 2024, pp. 1–6. - [C95] B. Parchamdar and B. Carrion Schafer. "Investigating the Effect of Hyper-Parameter Settings on Simulated Annealing-based High-Level Synthesis Design Space Exploration". In: IEEE Dallas Circuits and Systems (DCAS). Apr. 2024, pp. 1–5. - [C94] B. Parchamdar and **B. Carrion Schafer**. "Finding Bugs in RTL Descriptions: High-Level Synthesis to the Rescue". In: *ACM/IEEE Design Automation Conference (DAC)*. June 2024, pp. 1–6. - [C93] S. Shetty and **B. Carrion Schafer**. "Facilitating the Design of complete System-on-Chip through High-Level Synthesis". In: *GOMACTech.* 2024, pp. 1–4. - [C92] S. Yu and **B. Carrion Schafer**. "Temperature Control through dynamic Approximation". In: *GOMACTech.* 2024, pp. 1–4. - [C91] **B. Carrion Schafer** and C.G. Sathe. "Circumventing Restrictions in commercial High-Level Synthesis Tools". In: *Design*, *Automation*, and *Test in Europe (DATE)*. Mar. 2024, pp. 1–2. - [C90] Qilin Si and **B. Carrion Schafer**. "PEPA: Performance Enhancement of Embedded Processors through HW Accelerator Resource Sharing". In: *Great Lakes Symposium on VLSI*. GLSVLSI'23. Association for Computing Machinery, 2023, pp. 1–6. - [C89] Qilin Si and B. Carrion Schafer. "ADVICE: Automatic Design and Optimization of Behavioral Application Specific Processors". In: Great Lakes Symposium on VLSI. GLSVLSI'23. Association for Computing Machinery, 2023, pp. 1–6. - [C88] Md Imtiaz Rashid, A.H. Torabi and B. Carrion Schafer. "CERTIFY: Automatic Measuring the Quality of High-Level Synthesis". In: *IEEE International Symposium on Circuits and Systems (ISCAS)*. May 2023, pp. 1–5. - [C87] Md. Imtiaz and **B. Carrion Schafer**. "MIRROR: MaxImizing the Re-usability of RTL thrOugh RTL to C CompileR". In: *Design, Automation, and Test in Europe (DATE)*. Mar. 2023, pp. 1–6. - [C86] C.G. Sathe, Y. Makris, and B. Carrion Schafer. "MANTIS: Machine Learning-Based Approximate Modeling of RedacTed Integrated Circuits". In: Design, Automation, and Test in Europe (DATE). Mar. 2023, pp. 1–6. - [C85] A. Hossein Md I. Rashid and **B. Carrion Schafer**. "Automatic Modernization of Hardware Assets". In: *GOMACTech.* 2023, pp. 1–5. - [C84] C. Sathe Md I. Rashid and **B. Carrion Schafer**. "ROPE: Re-usability Lock of Behavioral Intellectual Property". In: *GOMACTech.* 2023, pp. 1–5. - [C83] Prattay Chowdhury, Jorge Castro Godinez, and **B. Carrion Schafer**. "Approximating HWAccelerators through Partial Extractions onto shared Artificial Neural Networks". In: *Asia and South Pacific Design Automation (ASP-DAC)*. Jan. 2023, pp. 1–6. - [C82] P. Chowdhury, C.G. Sathe, B. Carrion Schafer. "Predictive Model Attack for Embedded FPGA Logic Locking". In: International Symposium on Low Power Electronics and Design (ISLPED). ISLPED '22. ACM/IEEE, 2022, pp. 1–6. - [C81] C.G. Sathe, Y. Makris and B. Carrion Schafer. "Investigating the Effect of different eFPGAs fabrics on Logic Locking through HW Redaction". In: Dallas Circuits and Systems Conference (DCAS). DCAS'22. IEEE, 2022, pp. 1–6. - [C80] Q. Si and B. Carrion Schafer. "Optimizing Behavioral Near On-Chip Memory Computing Systems". In: International Conference on Application-specific Systems, Architectures and Processors (ASAP). ASAP'22. IEEE, 2022, pp. 1–7. - [C79] Md Imtiaz Rashid and B. Carrion Schafer. "Fast Parallel High-Level Synthesis Design Space Explorer: Targeting FPGAs to accelerate ASIC Exploration". In: Great Lakes Symposium on VLSI (Best Paper Award). GLSVLSI '22. Association for Computing Machinery, 2022, pp. 1– 6. - [C78] Md Imtiaz Rashid, Qilin Si and B. Carrion Schafer. "Modernizing Hardware Circuits through High-Level Synthesis". In: IEEE International Symposium on Circuits and Systems (ISCAS). May 2022, pp. 1–5. - [C77] **B. Carrion Schafer**. "Hotspot Mitigation through Multi-Row Thermal-aware Re-Placement of Logic Cells based on High-Level Synthesis Scheduling". In: *Asia and South Pacific Design Automation (ASP-DAC)*. Jan. 2022, pp. 1–6. - [C76] Md Imtiaz Rashid and B. Carrion Schafer. "Improving the Quality of Hardware Accelerators through automatic Behavioral Input Language Conversion in HLS". In: Asia and South Pacific Design Automation (ASP-DAC). Jan. 2022, pp. 1–6. - [C75] Z. Wang, S. O. Mohammed, Y. Makris and B. Carrion Schafer. "Functional Locking through Omission: From HLS to Obfuscated Design". In: *IEEE 39th International Conference on Com*puter Design (ICCD). Nov. 2021, pp. 1–8. - [C74] P. Chowdhury and B. Carrion Schafer. "ADAPT: ANN-Controlled System-Level Runtime Adaptable Approximate Computing". In: *IEEE 39th International Conference on Computer Design (ICCD)*. Nov. 2021, pp. 1–4. (invited paper). - [C73] Prattay Chowdhury and B. Carrion Schafer. "BEACON: BEst Approximations for Complete BehaviOral HeterogeNeous SoCs". In: International Symposium on Low Power Electronics and Design (ISLPED). ISLPED '21. ACM/IEEE, 2021, pp. 1–6. - [C72] Qilin Si, Imtiaz Rashid, and **B. Carrion Schafer**. "Micro-architecture Tuning for Dynamic Frequency Scaling in Coarse-Grain Runtime Reconfigurable Arrays with Adaptive Clock Domain Support". In: *IEEE Computer Society Annual Symposium on VLSI*. ISVLSI '21. IEEE, 2021, pp. 1–6. - [C71] Prattay Chowdhury and B. Carrion Schafer. "Unlocking Approximations through Selective Source Code Transformations". In: Great Lakes Symposium on VLSI. GLSVLSI '21. Association for Computing Machinery, 2021, pp. 1–6. - [C70] S. Shetty and **B. Carrion Schafer**. "Enabling the Design of Behavioral Systems-on-Chip". In: *ACM/IEEE Design Automation Conference (DAC)*. July 2021, pp. 1–6. - [C69] Z. Zhu and **B. Carrion Schafer**. "Reducing the Complexity of Fault-Tolerant System amenable to Approximate Computing". In: *IEEE International Symposium on Circuits and Systems (ISCAS)*. May 2021, pp. 1–5. - [C68] Y. Gao and B. Carrion Schafer. "Effective High-Level Synthesis Design Space Exploration through a Novel Cost Function Formulation". In: *IEEE International Symposium on Circuits and Systems (ISCAS)*. May 2021, pp. 1–5. - [C67] P. Kalimuthu, K. Basu, and B. Carrion Schafer. "Efficient Hierarchical Post-Silicon Validation and Debug". In: *International Conference on VLSI Design (VLSID)* (Honorable Mention Award). Feb. 2021, pp. 1–6. - [C66] J. Chen and B. Carrion Schafer. "Watermarking of Behavioral IPs: A Practical Approach". In: Design, Automation, and Test in Europe (DATE). Feb. 2021, pp. 1–4. - [C65] Z. Wang and **B. Carrion Schafer**. "Locking the Re-usability of Behavioral IPs: Discriminating the Search Space through Partial Encryptions". In: *Design*, *Automation*, and *Test in Europe* (*DATE*). Feb. 2021, pp. 1–4. - [C64] J. Chen and B. Carrion Schafer. "Area Efficient Functional Locking through Coarse Grained Runtime Reconfigurable Architectures". In: Asia and South Pacific Design Automation (ASP-DAC). Jan. 2021, pp. 1–6. - [C63] M. Shah and B. Carrion Schafer. "Flexible Runtime Reconfigurable Computing Overlay Architecture and Optimization for Dataflow Applications". In: *Hierarchical Parallelism for Exascale Computing (HiPar)*. Nov. 2020, pp. 1–6. - [C62] R. Sreekumar, P. Chowdhury, and B. Carrion Schafer. "Bespoke Approximate Behavioral Processors". In: *IEEE 38th International Conference on Computer Design (ICCD)*. Nov. 2020, pp. 1–4. - [C61] A. Balachandran and B. Carrion Schafer. "Efficient Functional Locking of Behavioral IPs". In: IEEE International Midwest Symposium on Circuits and Systems (MWCAS). Aug. 2020, pp. 1–4. - [C60] Z. Wang and B. Carrion Schafer. "Machine Learning to Set Meta-Heuristic Specific Parameters for High-Level Synthesis Design Space Exploration". In: ACM/IEEE Design Automation Conference (DAC). July 2020, pp. 1–6. - [C59] J. Chen, M. Zaman, Y. Makris, S. Blanton, S. Mitra, and B. Carrion Schafer. "DECOY: DEflection-Driven HLS-Based Computation Partitioning for Obfuscating Intellectual PropertY". In: ACM/IEEE Design Automation Conference (DAC). July 2020, pp. 1–6. - [C58] Z. Zhu and B. Carrion Schafer. "Light-Weight Soft-Errors Detection Mechanism in High-Level Synthesis". In: *IEEE International Symposium on Circuits and Systems (ISCAS)*. May 2020, pp. 1–5. - [C57] M. M. Shihab, J. Tian, G. R. Reddy, B. Hu, W. Swartz, B. Carrion Schafer, C. Sechen, and Y. Makris. "A Transistor-Level Fabric for Design Obfuscation," in: GOMACTech. Mar. 2020, pp. 1–4. - [C56] Z. Wang, J. Chen, and B. Carrion Schafer. "Efficient and Robust High-Level Synthesis Design Space Exploration through offline Micro-kernels Pre-characterization," in: Design, Automation Test in Europe Conference Exhibition (DATE). Mar. 2020, pp. 1–6. - [C55] Bo Hu, Mustafa Shihab, William Swartz, Yiorgos Makris, B. Carrion Schafer, and Carl Sechen. "OAn Efficient MILP-Based Aging-Aware Floorplanner for Multi-Context Coarse-Grained Runtime Reconfigurable FPGAs". In: 2020 Design, Automation Test in Europe Conference Exhibition (DATE). Mar. 2020, pp. 1–6. - [C54] S. Xu and B. Carrion Schafer. "On the Design of High Performance HW Accelerator through High-level Synthesis Scheduling Approximations". In: Design, Automation Test in Europe Conference Exhibition (DATE). Mar. 2020, pp. 1–6. - [C53] Bo Hu, Mustafa Shihab, William Swartz, Yiorgos B. Carrion Schafer Makris, and Carl Sechen. "Extending the Lifetime of Coarse-grained Runtime Reconfigurable FPGAs by Balancing Processing Element Usage," in: International Conference on Field-Programmable Technology (FPT). Dec. 2019. - [C52] F.N. Taher, A. Balajandran, and B. Carrion Schafer. "Learning-based Diversity Estimation: Leveraging the Power of High-level Synthesis". In: IEEE 37th International Conference on Computer Design (ICCD). Nov. 2019. - [C51] J. Chen and B. Carrion Schafer. "Low Power Design through Frequency-Optimized Runtime Micro-architectural Adaptation". In: IEEE 37th International Conference on Computer Design (ICCD). Nov. 2019. - [C50] J. Chen and B. Carrion Schafer. "Exploiting the Benefits of High-level Synthesis for Thermal-aware VLSI Design". In: IEEE 37th International Conference on Computer Design (ICCD). Nov. 2019. - [C49] S. Xu and **B. Carrion Schafer**. "Low Power Design of Runtime Reconfigurable FPGAs through Contexts Approximations". In: *IEEE 37th International Conference on Computer Design (ICCD)*. Nov. 2019. - [C48] S. Xu and B. Carrion Schafer. "Approximating Behavioral HW Accelerators through Selective Partial Extractions onto Synthesizable Predictive Models". In: IEEE/ACM International Conference on Computer-Aided Design (ICCAD). Nov. 2019, pp. 1–8. - [C47] M. R. Babu, F. N. Taher, A. Balachandran, and B. Carrion Schafer. "Efficient Hardware Acceleration for Design Diversity Calculation to Mitigate Common Mode Failures". In: IEEE 27th Annual International Symposium on Field-Programmable Custom Computing Machines (FCCM). Apr. 2019, pp. 267–270. - [C46] Jianqi Chen and B. Carrion Schafer. "Thermal Fingerprinting of FPGA Designs through High-Level Synthesis". In: Great Lakes Symposium on VLSI. GLSVLSI '19. Tysons Corner, VA, USA: Association for Computing Machinery, 2019, pp. 331–334. - [C45] Zhiqi Zhu, Farah Naz Taher, and B. Carrion Schafer. "Exploring Design Trade-Offs in Fault-Tolerant Behavioral Hardware Accelerators". In: Great Lakes Symposium on VLSI. GLSVLSI '19. Tysons Corner, VA, USA: Association for Computing Machinery, 2019, pp. 291–294. - [C44] Bo Hu, Jingxiang Tian, Mustafa Shihab, Gaurav Rajavendra Reddy, William Swartz, Yiorgos Makris, B. Carrion Schafer, and Carl Sechen. "Functional Obfuscation of Hardware Accelerators through Selective Partial Design Extraction onto an Embedded FPGA". In: Great Lakes Symposium on VLSI. GLSVLSI '19. Tysons Corner, VA, USA: Association for Computing Machinery, 2019, pp. 171–176. - [C43] S. Liu, F. C. Lau, and B. Carrion Schafer. "Accelerating FPGA Prototyping through Predictive Model-Based HLS Design Space Exploration". In: 56th ACM/IEEE Design Automation Conference (DAC). June 2019, pp. 1–6. - [C42] A. Mahapatra and B. Carrion Schafer. "Optimizing RTL to C Abstraction Methodologies to Improve HLS Design Space Exploration". In: *IEEE International Symposium on Circuits and Systems (ISCAS)*. May 2019, pp. 1–5. - [C41] Z. Wang and **B. Carrion Schafer**. "Partial Encryption of Behavioral IPs to Selectively Control the Design Space in High-Level Synthesis". In: *Design, Automation Test in Europe Conference Exhibition (DATE)*. Mar. 2019, pp. 642–645. - [C40] M. M. Shihab, J. Tian, G. R. Reddy, B. Hu, W. Swartz, B. Carrion Schafer, C. Sechen, and Y. Makris. "Design Obfuscation through Selective Post-Fabrication Transistor-Level Programming". In: Design, Automation Test in Europe Conference Exhibition (DATE). Mar. 2019, pp. 528–533. - [C39] F. N. Taher, M. Joslin, A. Balachandran, Z. Zhu, and B. Carrion Schafer. "Common-Mode Failure Mitigation: Increasing Diversity through High-Level Synthesis". In: *Design, Automation* Test in Europe Conference Exhibition (DATE). Mar. 2019, pp. 1563–1566. - [C38] Z. Zhu, J. Callenes-Sloan, and B. Carrion Schafer. "Control Flow Checking Optimization Based on Regular Patterns Analysis". In: IEEE 23rd Pacific Rim International Symposium on Dependable Computing (PRDC). Dec. 2018, pp. 203–212. - [C37] S. Xu and B. Carrion Schafer. "DEEP: Dedicated Energy-Efficient Approximation for Dynamically Reconfigurable Architectures". In: IEEE 36th International Conference on Computer Design (ICCD). Oct. 2018, pp. 587–594. - [C36] S. Xu and B. Carrion Schafer. "Autonomous Temperature Management through Selective Control of Exact-Approximate Tiles". In: *IEEE 36th International Conference on Computer Design (ICCD)*. Oct. 2018, pp. 346–349. - [C35] F. N. Taher, M. Kishani, and B. Carrion Schafer. "Design and Optimization of Reliable Hardware Accelerators: Leveraging the Advantages of High-Level Synthesis". In: *IEEE 24th International Symposium on On-Line Testing And Robust System Design (IOLTS)*. July 2018, pp. 232–235. - [C34] Shuangnan Liu, Francis Lau, and **B. Carrion Schafer**. "Investigation and Optimization of Pin Multiplexing in High-Level Synthesis". In: *Great Lakes Symposium on VLSI*. GLSVLSI '18. Chicago, IL, USA: Association for Computing Machinery, 2018, pp. 427–430. - [C33] Farah Naz Taher, Joseph Callenes-Sloan, and B. Carrion Schafer. "A Machine Learning Based Hard Fault Recuperation Model for Approximate Hardware Accelerators". In: 55th Annual Design Automation Conference. DAC '18. San Francisco, California: Association for Computing Machinery, 2018. - [C32] S. Xu, J. Chen, and B. Carrion Schafer. "HW/SW co-design experimental framework using configurable SoCs". In: *International Conference on ReConFigurable Computing and FPGAs* (ReConFig). Dec. 2017, pp. 1–6. - [C31] S. Xu, B. Carrion Schafer, and Y. Liu. "Configurable SoC In-Situ Hardware/Software Co-Design Design Space Exploration". In: *IEEE International Conference on Computer Design* (ICCD). Nov. 2017, pp. 509–512. - [C30] S. Xu and B. Carrion Schafer. "Approximate Reconfigurable Hardware Accelerators: Adapting the Micro-architecture to Dynamic Workloads". In: *IEEE International Conference on Computer Design (ICCD)*. Nov. 2017, pp. 1–7. - [C29] S. Liu and B. Carrion Schafer. "Learning-based interconnect-aware dataflow accelerator optimization". In: 27th International Conference on Field Programmable Logic and Applications (FPL). Sept. 2017, pp. 1–7. - [C28] B. Carrion Schafer, David Aledo, and Félix Moreno. "Application Specific Behavioral Synthesis Design Space Exploration: Artificial Neural Networks. A Case Study". In: Euromicro Conference on Digital System Design, DSD. 2017, pp. 129–136. - [C27] Y. Liu, M. Villaverde, F. Moreno, and B. Carrion Schafer. "Characterization and optimization of behavioral hardware accelerators in heterogeneous MPSoCs". In: 12th International Symposium on Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC). July 2017, pp. 1–8. - [C26] Muhammad Yasin, Abhrajit Sengupta, B. Carrion Schafer Schafer, Yiorgos Makris, Ozgur Sinanoglu, and Jeyavijayan (JV) Rajendran. "What to Lock? Functional and Parametric Locking". In: Great Lakes Symposium on VLSI 2017. GLSVLSI '17. Banff, Alberta, Canada: Association for Computing Machinery, 2017, pp. 351–356. - [C25] N. Veeranna and B. Carrion Schafer. "Efficient behavioral intellectual properties source code obfuscation for high-level synthesis". In: 2017 18th IEEE Latin American Test Symposium (LATS). Mar. 2017, pp. 1–6. - [C24] N. Veeranna and B. Carrion Schafer. "Hardware Trojan avoidance and detection for dynamically re-configurable FPGAs". In: International Conference on Field-Programmable Technology (FPT). Dec. 2016, pp. 193–196. - [C23] Dong Liu and B. Carrion Schafer. "Efficient and reliable High-Level Synthesis Design Space Explorer for FPGAs". In: 26th International Conference on Field Programmable Logic and Applications (FPL). Aug. 2016, pp. 1–8. - [C22] A. Balachandran, N. Veeranna, and B. Carrion Schafer. "On Time Redundancy of Fault Tolerant C-Based MPSoCs". In: *IEEE Computer Society Annual Symposium on VLSI (ISVLSI)*. July 2016, pp. 631–636. - [C21] Y. Liu and B. Carrion Schafer. "Optimization of behavioral IPs in multi-processor system-on-chips". In: 21st Asia and South Pacific Design Automation Conference (ASP-DAC). Jan. 2016, pp. 336–341. - [C20] I. Llamas-Garro, J. Bas, J. M. Fàbrega, M. S. Moreolo and B. Carrion Schafer, R. Torres-Torres, M. R. T. de Oliveira, M. T. de Melo, Jung-Mu Kim, and D. Vukobratovic. "Recent trends and considerations for high speed data in chips and system interconnects". In: SBMO/IEEE MTT-S International Microwave and Optoelectronics Conference (IMOC). Nov. 2015, pp. 1–6. - [C19] Xiaotong Li and **B. Carrion Schafer**. "Temperature-triggered behavioral IPs HW Trojan detection method with FPGAs". In: 25th International Conference on Field Programmable Logic and Applications (FPL). Sept. 2015, pp. 1–4. - [C18] Yidi Liu and **B. Carrion Schafer**. "Adaptive combined macro and micro-exploration of concurrent applications mapped on shared bus Reconfigurable SoC". In: *Electronic System Level Synthesis Conference (ESLsyn)*. June 2015, pp. 11–16. - [C17] **B. Carrion Schafer**. "Process selection for maximum resource sharing in High-Level Synthesis". In: *Electronic System Level Synthesis Conference (ESLsyn)*. June 2015, pp. 35–40. - [C16] Y. Liu and B. Carrion Schafer. "HW acceleration of multiple applications on a single FPGA". In: International Conference on Field-Programmable Technology (FPT). Dec. 2014, pp. 284–285. - [C15] **B. Carrion Schafer**. "Time sharing of Runtime Coarse-Grain Reconfigurable Architectures processing elements in multi-process systems". In: *International Conference on Field-Programmable Technology (FPT)*. Dec. 2014, pp. 76–82. - [C14] A. Mahapatra and **B. Carrion Schafer**. "Machine-learning based simulated annealer method for high level synthesis design space exploration". In: *Proceedings of the 2014 Electronic System Level Synthesis Conference (ESLsyn)*. May 2014, pp. 1–6. - [C13] **B. Carrion Schafer**. "Allocation of FPGA DSP-macros in multi-process high-level synthesis systems". In: 19th Asia and South Pacific Design Automation Conference (ASP-DAC). Jan. 2014, pp. 616–621. - [C12] **B. Carrion Schafer**. "Automatic partitioning of behavioral descriptions for high-level synthesis with multiple internal throughputs". In: *Electronic System Level Synthesis Conference* (ESLsyn). May 2013, pp. 1–6. - [C11] Shahin Golshan, Eli Bozorgzadeh, B. Carrion Schafer, Kazutoshi Wakabayashi, Houman Homayoun, and Alex Veidenbaum. "Exploiting Power Budgeting in Thermal-Aware Dynamic Placement for Reconfigurable Systems". In: Proceedings of the 16th ACM/IEEE International Symposium on Low Power Electronics and Design. ISLPED 2010. Austin, Texas, USA: ACM, 2010, pp. 49–54. - [C10] B. Carrion Schafer, Takashi Takenaka, and Kazutoshi Wakabayashi. "Adaptive Simulated Annealer for high level synthesis design space exploration". In: 2009 International Symposium on VLSI Design, Automation and Test. Apr. 2009, pp. 106–109. - [C9] B. Carrion Schafer, Y. Lee, and T. Kim. "Temperature-Aware Compilation for VLIWProcessors". In: 13th IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA 2007). Aug. 2007, pp. 426–431. - [C8] B. Carrion Schafer and T. Kim. "Thermal-Aware Instruction Assignment for VLIW Processors". In: 11th Workship on Interaction between Compilers and Computer Architectures (INTERACT-11)). Feb. 2007. - [C7] B. Carrion Schafer, S. F. Quigley, and A. H. C. Chan. "Scalable Implementation of the Discrete Element Method on a Reconfigurable Computing Platform". In: Field-Programmable Logic and Applications: Reconfigurable Computing Is Going Mainstream. Berlin, Heidelberg: Springer Berlin Heidelberg, 2002, pp. 925–934. - [C6] B. Carrion Schafer, S. F. Quigley, and A. H. C. Chan. "Implementation of the Discrete Element Method using reconfigurable computing (FPGAs)," in: 15th Engineering Mechanics Conference (EM2002). 2002. - [C5] B. Carrion Schafer, S. F. Quigley, and A. H. C. Chan. "Analysis and implementation of the discrete element method using a dedicated highly parallel architecture in reconfigurable computing". In: 10th Annual IEEE Symposium on Field-Programmable Custom Computing Machines. 2002, pp. 173–181. - [C4] B. Carrion Schafer, S. F. Quigley, and A. H. C. Chan. "Description of a Dedicated Hardware Architecture for the Discrete Element Method (DEM) implemented on a Field Programmable Gate Array (FPGA)," in: 10th Annual conference of the Association for Computational Mechanics in Engineering (ACME). 2002, pp. 51–54. - [C3] B. Carrion Schafer, Steven F. Quigley, and Andrew H. C. Chan. "Evaluation of an FPGA Implementation of the Discrete Element Method". In: Field-Programmable Logic and Applications. Berlin, Heidelberg: Springer Berlin Heidelberg, 2001, pp. 306–314. - [C2] B. Carrion Schafer, S. F. Quigley, and A. H. C. Chan. "Numeric Modeling of the Mechanical interaction between non-biological particles using reconfigurable computing". In: 9th Annual conference of the Association for Computational Mechanics in Engineering (ACME). 2001, pp. 53–56. #### **Books** [B1] B. Carrion Schaefer. High-Level Synthesis Made Easy. 1st. highX Technologies, 2023. ## **Book Chapters** - [BC3] Srinivas Katkoori and Sheikh Ariful Islam. Source Code Obfuscation of Behavioral IPs: Challenges and Solutions, chapter 3. 2020. - [BC2] Wim Vanderbauwhede and Khaled Benkrid. High-Level Synthesis: From Algorithm to Digital Circuit, chapter 7. 2013. - [BC1] Philippe Coussy and Adam Morawiec. *High-Level Synthesis: From Algorithm to Digital Circuit*. 2008. #### **Patents** - [P1] **B. Carrion Schafer**. Method and Apparatus for Incremental Design Space Exploration. U.S. Patent 8,977,996 B2. - [P0] **B. Carrion Schafer**. Method and Apparatus for Design Space Exploration. JP Patent 2012-522281. #### RESEARCH IMPACT AND CITATIONS h-index (Google Scholar February 2025): 24 i10-index (Google Scholar February 2025): 40 Citations (Google Scholar February 2025): 2057 #### SOFTWARE ARTIFACTS RELEASED #### FREEDOM: FPGA-based Hardware Redaction Emulator Hardware redaction emulation framework that allows to quickly prototype ASIC+eFPGA designs onto a single low-cost FPGA. The emulator is available at <a href="https://github.com/chaitalisathe/FREEDOM">https://github.com/chaitalisathe/FREEDOM</a>. The framework only requires a Terasic DE1-SoC standard board. #### DSE2Frame: DSE Explorer Framework DSEFrame is a QT-based open source development framework to create and visualize High-Level Synthesis (HLS) design space exploration results. The development framework is freely available online at https://github.com/DARCLabHao/DSEframe. #### S2CBench: Synthesizable SystemC Benchmark Suite S2CBench is collection of over 20 SystemC benchmarks from different domain that comply with the latest Accelera's SystemC synthesizable subset. The benchmark suite is freely available online at https://sourceforge.net/projects/s2cbench/ from where it has been downloaded over 1,000 times. #### S3CBench: Security Synthesizable SystemC Benchmark Suite S3CBench is the extension of the S2CBench benchmarks instrumented with malicious alterations a.k.a. Hardware Trojan that when triggered lead to deviation of the benchmark from its original intended behavior. The benchmark suite is freely available online at https://sourceforge.net/projects/s3cbench/ from where it has been downloaded over 300 times. #### UNIVERSITY COURSES TAUGHT | At the University of Texas at Dallas | | | | | |--------------------------------------------|----------|-----------------|-------------------------------------------|-------------------------------| | $\mathbf{Y}\mathbf{e}\mathbf{a}\mathbf{r}$ | Semester | $\mathbf{Code}$ | $\mathbf{Type}$ | Title, Credits, Students | | 2024 | Fall | EEDG/CE6370 | $\operatorname{Grad}/\operatorname{elec}$ | Reconfigurable Systems, 3, 43 | | 2024 | Summer | EE/CE4304 | Under/core | Computer Architecture, 3, 14 | | 2023 | Fall | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 60 | | 2023 | Fall | EEDG/CE6370 | $\operatorname{Grad}/\operatorname{elec}$ | Reconfigurable Systems, 3, 48 | | 2023 | Summer | EE/CE4304 | Under/core | Computer Architecture, 3, 16 | | 2022 | Fall | EE/CE4307 | Under/core | Embedded Systems, 3, 37 | | 2022 | Fall | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 55 | | 2022 | Summer | EE/CE4304 | Under/core | Computer Architecture, 3, 10 | | 2022 | Spring | EE/CE4307 | Under/core | Embedded Systems, 3, 60 | | 2021 | Fall | EEDG/CE6331 | $\operatorname{Grad}/\operatorname{elec}$ | High-Level Synthesis, 3, 8 | | 2021 | Fall | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 60 | | 2021 | Spring | EE/CE4307 | Under/core | Embedded Systems, 3, 55 | | 2020 | Spring | EEDG7V81 | $\operatorname{Grad}/\operatorname{elec}$ | High-Level Synthesis, 3, 7 | | 2020 | Fall | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 43 | | 2020 | Spring | EE/CE4307 | Under/core | Embedded Systems 3, 60 | | 2019 | Fall | EEDG7V81 | $\operatorname{Grad}/\operatorname{elec}$ | High-Level Synthesis, 3, 7 | | 2019 | Fall | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 43 | | 2019 | Spring | EE/CE4307 | Under/core | Embedded Systems, 3, 49 | | 2018 | Fall | EEDG7V81 | $\operatorname{Grad}/\operatorname{elec}$ | High-Level Synthesis, 3, 15 | | 2018 | Fall | EEDG6304 | Grad/core | Computer Architecture, 3, 13 | | 2018 | Spring | EEDG6304 | Grad/core | Computer Architecture, 3, 13 | | 2018 | Spring | EE/CE4370 | Under/core | Embedded Systems, 3, 43 | | 2017 | Fall | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 16 | | 2017 | Spring | EEDG/CE6304 | Grad/core | Computer Architecture, 3, 16 | | | | | | | # At the Hong Kong Polytechnic University Year Semester Code Ty | $\mathbf{Y}\mathbf{e}\mathbf{a}\mathbf{r}$ | $\mathbf{Semester}$ | $\mathbf{Code}$ | $\mathbf{Type}$ | Title, Credits, Students | |--------------------------------------------|---------------------|-----------------|-----------------|---------------------------| | 2016 | Spring | EIE4110 | Under/elect | VLSI&CAD, 3, 31 | | 2015 | Fall | EIE511 | Grad/elect | VLSI System design, 3, 15 | | 2014 | Spring | EIE4110 | Under/elect | VLSI&CAD, 3, 63 | | 2014 | Spring | EIE3361 | Under/core | Computer Fund, 3, 62 | | 2014 | Fall | EIE511 | Grad/elect | VLSI System design, 3, 26 | | 2014 | Fall | EIE2105 | Under/core | Digital Design, 3, 28 | | 2014 | Spring | EIE4110 | Under/elect | VLSI&CAD, 3, 29 | | 2014 | Spring | EIE3361 | Under/core | Computer Fund, 3, 74 | | 2013 | Fall | EIE2105 | Under/elect | Digital Design, 3, 35 | | 2013 | Spring | EIE305 | Under/elect | Digital Circuits, 3, 18 | | 2013 | Spring | EIE361 | Under/core | Computer Fund, 3, 56 | | 2013 | Spring | EIE410 | Under/elect | VLSI&CAD, 3, 22 | | | | | | | #### GRADUATE STUDENTS CURRENTLY SUPERVISED #### Ph.D. Candidates | Chaitali Sathe: Hardware Security | 2021-present | |----------------------------------------------------------|--------------| | Baharealsadat Parchamdar : Domain Specific Architectures | 2023-present | | Sabrina Ahmed: Sustainable HW architectures | 2023-present | | Victoria Gammenthaler : Dynamic Architectures | 2024-present | | Daksith Chandrasekera: Hardware Security | 2025-present | #### GRADUATE STUDENTS PREVIOUSLY SUPERVISED | Ph.D. Students | Job after graduation | | |-----------------------------------|----------------------------|-----------| | Md Imtiaz Rashid, Ph.D. (UTD) | University of Florida, USA | 2020-2024 | | Qilin Si, Ph.D. (UTD) | NVIDIA, USA | 2018-2023 | | Prattay Chowdhury, Ph.D. (UTD) | Qualcomm, USA | 2019-2022 | | Zi Wang, Ph.D. (UTD) | Cadence, USA | 2017-2021 | | Bo Hu, Ph.D. (UTD) (w. C. Sechen) | Apple, USA | 2016-2021 | | Jianqi Chen, Ph.D. (UTD) | Cirrus Logic, USA | 2016-2020 | | Anjana Balachandran Ph.D.(PolyU) | Huawei, HKSAR | 2014-2020 | | Zhiqi Zhu, Ph.D.(UTD) | Nubis Communications, USA | 2014-2020 | | Farah Naz Taher, Ph.D.(UTD) | Raytheon, USA | 2016-2019 | | Siyuan Xu, Ph.D.(UTD) | Mathworks, USA | 2017-2019 | | Shuangnan Liu, Ph.D. (PolyU) | Cadence, China | 2014-2019 | | Ansuhree Mahapatra, Ph.D.(PolyU) | ASTRI, HKSAR | 2013-2018 | | Nandeesh Veeranna, Ph.D.(PolyU) | NTU, Singapore | 2014-2017 | #### M.S. Students Job after graduation | Valliyappan Senthilkumar | Marvell Tech., USA | 2022-2023 | |----------------------------------|-----------------------------|-------------| | Amir H. Torabi | UT Dallas, PhD student, USA | 2022 - 2023 | | Santosh Shetty, M.S. (UTD) | AMD, India | 2019-2020 | | Akshay Raju Krisnani, M.S. (UTD) | Intel, USA | 2019-2020 | | Yiheng Gao, M.S. (UTD) | Nokia, USA | 2019-2020 | | Rohit Sreekumar, M.S. (UTD) | Amazon, USA | 2019-2020 | | Himanshu Patra, M.S. (UTD) | Intel, USA | 2017-2019 | | Maheswaran R. Babu, M.S. (UTD) | Intel, USA | 2017-2019 | | Mihir Shah, M.S. (UTD) | Varex Imaging Corp, USA | 2016-2018 | | Monica J. Gowda, M.S. (UTD) | MicroChip Corp, USA | 2016-2018 | | Vinay Nagard Dasandi, M.S. (UTD) | Delphi, USA | 2016-2018 | | Songseok Choi, M.S. (UTD) | SK Hynix, South Korea | 2015-2018 | | Susmitha Gogineni, M.S. (UTD) | Texas Instruments, USA | 2014-2017 | | Siyuan Xu, MS.c. (PolyU) | PhD candidate UTD, USA | 2014-2015 | | Zhendong Gao, MS.c. (PolyU) | PCCW, HKSAR | 2014-2015 | | Jieshi Chen, MS.c. (PolyU) | DJI, China | 2014-2015 | | Yu Li, MS.c. (PolyU) | ZTE, China | 2013-2014 | | Xiaotong Li, MS.c. (PolyU) | TCL, China | 2013-2014 | #### VISITING GRADUATE STUDENTS SUPERVISED | Takafumi Miyazaki (Visiting from Ritsumeikan University, Jap | oan) | 09/2018-10/2018 | |---------------------------------------------------------------|------------------|-----------------| | Shuangnan Liu (Visiting from Hong Kong Polytechnic University | sity, HKSAR) | 09/2017-12/2018 | | Nandeesh Veeranna (Visiting from Hong Kong Polytechnic Un | iversity, HKSAR) | 04/2017-07/2017 | | Monica Villaverde (Visiting from Universidad Politecnica de M | Iadrid, Spain) | 01/2017-04/2017 | ### UNDERGRADUATE AND HIGH SCHOOL STUDENTS SUPERVISED | Undergraduate Students | | |----------------------------------------------------|---------------------------| | Omar Abiola Abioye | Spring 2025 | | Shruthigna Chandupatla | Spring 2024 | | Axel Gamez (Qualcomm Research Award Recipient) | Fall 2022 | | Preston T. Glenn | Summer and Fall 2021 | | Kimberly Klein (Qualcomm Research Award Recipient) | Spring 2021 | | Michael Nelson | Fall and Spring 2017/2018 | | Rodolfo Martinez | Summer 2018 | | Ryota Watanabe | Summer 2018 | | Kristen Nguyen | Summer 2018 | | Sean Kennedy | Summer 2018 | | High School Students | | | Ishaan Javali | Summer 2019 | $Summer\ 2018$ Summer 2018 ## STUDENT SUPERVISION SUMMARY Alondra Ramos Natasha Trayers | Ph.D. students currently supervised: | 5 | |---------------------------------------|----| | M.S. students currently supervised: | 0 | | Ph.D. students graduated: | 13 | | M.S. students graduated: | 18 | | Undergraduate researchers supervised: | 8 | | High School Students supervised: | 3 | - **B. Carrion Schaefer**, "Fast and Efficient Domain Specific Hardware Design", The University of Houston, USA, August, 2024. - **B. Carrion Schaefer**, "C-based VLSI Design: Making Hardware Design Easier", Hiroshima City University, Japan, July, 2024. - **B.** Carrion Schaefer and Jeff Roane, "HLS Adoption and Key Technologies: Rethinking the use of High-Level Synthesis: From FPGA Prototyping to ASIC Design", Cadence Lunch and Learn, Dallas, USA, August, 2023. - **B. Carrion Schaefer**, "Techniques for Finding Security Vulnerabilities in SoCs", ACM/IEEE Design Automation Conference (DAC), San Francisco, USA, June, 2018. - **B.** Carrion Schafer, "Behavioral IPs Micro-architectural Diversity and its Applications", ESLSyn, San Francisco, Co-located with DAC, June 2015, - **B. Carrion Schaefer** and J.H. Anderson, "FPGA high-level synthesis: from software to programmable hardware", tutorial delivered at the ACM/IEEE Asia-South Pacific Design Automation Conference (ASP-DAC), Tokyo, Japan, January 2015. - A. Mahapatra and **B. Carrion Schaefer**, "S2CBench:Synthesizable SystemC Benchmark Suite for HighLevel Synthesis", 20th meeting of the North American SystemC Users Group,San Francisco, June, 2014. - **B.** Carrion Schaefer, "The ESL Hotspot Where Software and Hardware Meet", Design Automation Conference (DAC), 10th annual ESL Symposium, San Francisco, (invited panelist), 2012. - **B.** Carrion Schaefer, "High-Level Synthesis Production Deployment: Are We Ready?", Design Automation Conference (DAC), San Francisco, (invited speaker), 2012. - **B.** Carrion Schaefer, "Challenges and Opportunities of Behavioral Level SoC Design", ESLSyn, Colocated with DAC, San Francisco, (Keynote speaker), 2012. #### GRANTS, CONTRACTS, GIFTS AND DONATIONS NSF CHEST I/UCRC, Investigating the Weaknesses of IP Protection through eFPGA-based Hardware Redaction (PI w. co-PI Makris). Continuation grant. 2024-2025 Total amount: \$75,000 NSF, Collaborative Research: DESC: Type I: SEEDED: Sustainability-aware Reliable and Reusable AI Hardware Design (co-PI w. PI Hoque, University of Missouri). 2023-2026 Total amount: \$600,000 Amount UTD: \$260,00 NSF CHEST I/UCRC, Investigating the Weaknesses of IP Protection through eFPGA-based Hardware Redaction (PI w. co-PI Makris). 2023-2024 Total amount: \$65,000 Jonsson School Research Initiative (JSRI), UTD, Methods for Practical Design for Trust of Complex System-on-Chip (PI w. Co-PI Wong) 2023-2024 Total amount: \$20,000 NSF CHEST I/UCRC,CAD Flow Development for Design Obfuscation through Post-Fabrication Transistor-Level Programming(co-PI w. PI-Makris and Sechen). Continuation grant 2022-2023 Total amount: \$125,000 Amount/PI: \$41,500 NSF CHEST I/UCRC, CAD Flow Development for Design Obfuscation through Post-Fabrication Transistor-Level Programming (co-PI w. PI-Makris and Sechen). Continuation grant 2021-2022 Total amount: \$125,000 Amount/PI: \$41,500 AFWERX, Microelectronics Challenge Phase III (lead-PI w. Makris and Sechen) 2020 Total amount: \$200,000 Annual amount/PI: \$66,600 NSF CHEST I/UCRC, CAD Flow Development for Design Obfuscation through Post-Fabrication Transistor-Level Programming(co-PI w. PI-Makris and Sechen) 2020-2021 Total amount: \$100,000 Amount/PI: \$33,000 Boeing/AFRL (co-PI w. PI-Makris and Sechen) 2020 Total amount: \$150,000 Amount/PI: \$50,000 AFWERX, Microelectronics Challenge Phase II (lead-PI w. Makris and Sechen) 2019 Total amount: \$88,410 Amount/PI: \$30,000 NATO, Nerve Agent Detection, (co-PI w. PI-Llamas and Mung) 2019-2022 Total amount: \$236,000 Total amount UTD: \$22,000 Huawei USA, Based Band SoC Approximate Computing (Sole PI) 2018 Total amount: \$60,000 Texas Instruments (Sole PI) 2018 Total amount: \$14,000 NEC Corporation, Software Grant (CyberWorkBench Software license donation) 2017 Value: \$10,000 Altera Equipment Grant (Arria SoC and DE1 FPGA Boards) 2017 Value: \$7,000 Xilinx Equipment Grant (Virtex-5 and Zyng FPGA Boards) 2017 Total amount: \$8,000. University of Texas at Dallas (Sole PI) 2016 Total amount: \$285,000 Early Career Scheme, University Grant Council, Hong Kong (Sole PI) 2014 Total amount: HKD \$677,000 (\$87,000) National Natural Science Foundation of China (co-PI w. PI-Lau and Ho) 2014 Total amount : RMB \$750,000 ( \$120,000) Annual amount/PI: \$13,000 #### PROFESSIONAL MEMBERSHIPS AND LICENSES IEEE Senior Member since 2010